### HYBRID MCU/DSP

### MOTOROLA intelligence everywhere

digitaldna

# 56858

120 MIPS Hybrid Processor

### TARGET APPLICATIONS

- Full duplex feature phones
- IP phones
- Client-side IP applications
- IADs
- Voice and audio processing
- Voice recognition and command
- General purpose devices
- Automotive hands-free

The 56858 offers a rich feature set and on-chip memory interface. It includes external memory expansion with up to 4 MB program or up to 16 MB data addressing space, and is available in both 144 LOFP and 144 MBGA packages. The 56858 includes 80 KB of on-chip program SRAM and 48 KB of on-chip data SRAM. With two enhanced serial synchronous serial interfaces (ESSIs), this device can provide outputs for 5.1-channel surround sound. The 56858 is ideal for client-side telecom/datacom applications requiring up to four channels, including IP phones. This device can be designed into multi-processor systems to provide internet audio and speech processing functionalities and can provide a stand-alone device for Internet audio and automotive hands-free



### **BENEFITS**

- Easy to program with flexible application development tools
- Supports multiple processor connections
- 16-bit quad timer module (with four external pins) that allows capture/compare functionality, and can be cascaded
- Quad timer module can also be used for simple digital-to-analog conversion functionality
- Enhanced synchronous serial interface with enhanced network and audio modes
- Time of Day for applications requiring clock display

#### 56858 16-BIT DIGITAL SIGNAL PROCESSORS

- 120 MIPS at 120MHz
- 80 KB Program SRAM
- 48 KB Data SRAM
- 2 KB Boot ROM
- Access up to 2M words of program memory or up to 8M data memory
- Chip Select Logic for glueless interface to ROM and SRAM
- Six independent channels of DMA
- Two Enhanced Synchronous Serial Interfaces (ESSI)
- Two Serial Communication Interfaces (SCI)

### **ENERGY INFORMATION**

• Fabricated in high-density CMOS with 3.3V, TTL-compatible digital inputs

- Flexible 6-Channel Direct Memory Access (DMA) allows both internal and external memory transfers with almost no CPU interruption
- Serial peripheral interface with master and slave mode supporting connection to other processors or serial memory devices
- Two enhanced synchronous serial interfaces with three transmitters per module provide support for 5.1 channel surround sound for audio applications
- Serial Peripheral Interface (SPI)
- 8-bit parallel Host Interface
- General purpose 16-bit Quad Timer
- JTAG/Enhanced On-Chip Emulation (OnCE<sup>™</sup>) for unobtrusive, real-time debugging
- Computer Operating Properly (COP)/Watchdog Timer
- Time of Day (TOD)
- 144-pin LQFP and 144 MAPBGA packages
- Up to 47 GPIO
- Wait and Stop modes available

# HYBRID MCU/DSP

# 56858

| PRODUCT DOCUMENTATION               |                                                                                                                                              |  |  |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| DSP56800E<br>Reference Manual       | Detailed description of the 56800E<br>architecture, 16-bit DSP core processor<br>and the instruction set<br>Order Number: DSP56800ERM/D      |  |  |
| DSP5685x<br>User's Manual           | Detailed description of memory,<br>peripherals, and interfaces of the<br>56853, 56854, 56855, 56857, and 56858<br>Order Number: DSP5685xUM/D |  |  |
| DSP56858<br>Technical Data<br>Sheet | Electrical and timing specifications,<br>pin descriptions, and package<br>descriptions<br>Order Number: DSP56858/D                           |  |  |
| DSP56858<br>Product Brief           | Summary description and block diagram<br>of the core, memory, peripherals<br>and interfaces<br>Order Number: DSP56858PB/D                    |  |  |

#### AWARD-WINNING DEVELOPMENT ENVIRONMENT

- Processor Expert<sup>TM</sup> (PE) technology provides a rapid application design (RAD) tool that combines easy-to-use component-based software application creation with an expert knowledge system.
- The CodeWarrior™ Integrated Development Environment (IDE) is a sophisticated tool for code navigation, compiling and debugging. A comprehensive set of evaluation modules (EVMs) and development system cards will support concurrent engineering. Together, PE, the CodeWarrior tool suite and EVMs create a comprehensive, scalable tools solution for easy, fast and efficient development.

## 56800E CORE FEATURES

The 56800E core is based on a Harvard-style architecture consisting of three execution units operating in parallel, allowing as many as six operations per instruction cycle. The microprocessor-style programming model and optimized instruction set allow straightforward generation of efficient, compact code for both DSP and MCU applications. The instruction set is also highly efficient for C compilers, enabling rapid development of optimized control applications. Features of the 56800E core include:

- Efficient 16-bit hybrid controller engine with dual Harvard architecture
- 120 Million Instructions Per Second (MIPS) at 120MHz core frequency
- Single-cycle 16 x 16-bit parallel Multiplier-Accumulator (MAC)
- Four 36-bit accumulators, including extension bits
- 16-bit bidirectional shifter
- Parallel instruction set with unique addressing modes
- Hardware DO and REP loops
- Three internal address buses and one external address bus

### 56858 MEMORY FEATURES

- Harvard architecture permits up to three simultaneous accesses to program and data memory
- On-chip Memory
  - 80 KB Program RAM
  - 48 KB Data RAM
  - 2 KB Boot ROM

### 56858 PERIPHERAL CIRCUIT FEATURES

- General Purpose 16-bit Quad Timer\*
- Two Serial Communication Interfaces (SCI)\*
- Serial Peripheral Interface (SPI) Port\*
- Two Enhanced Synchronous Serial Interface (ESSI) modules\*
- Computer Operating Properly
   (COP)/Watchdog Timer
- JTAG/Enhanced On-Chip Emulation (OnCE) for unobtrusive, real-time debugging

- Six independent channels of DMA
- 8-bit parallel Host Interface\*
- Time of Day (TOD)
- 144-pin LQFP and 144 MBGA packages
- Up to 47 GPIO
- \* Each peripheral I/O can be used alternately as a General Purpose I/O

|          | ORDERING INFORMATION |                                   |           |                    |                |  |
|----------|----------------------|-----------------------------------|-----------|--------------------|----------------|--|
| PART     | SUPPLY<br>VOLTAGE    | PACKAGE TYPE                      | PIN COUNT | FREQUENCY<br>(MHz) | ORDER NUMBER   |  |
| DSP56858 | 1.8V, 3.3V           | Low-Profile Quad Flat Pack (LQFP) | 144       | 120                | DSP56858FV120  |  |
| DSP56858 | 1.8V, 3.3V           | MAP Ball Grid Array (MAPBGA)      | 144       | 120                | DSP56858VF120  |  |
| DSP56858 | 1.8V, 3.3V           | Low-Profile Quad Flat Pack (LQFP) | 144       | 120                | SPAK56858FV120 |  |
| DSP56858 | 1.8V, 3.3V           | MAP Ball Grid Array (MAPBGA)      | 144       | 120                | SPAK56858VF120 |  |



# MOTOROLA

Motorola and the stylized M Logo are registered in the U.S. Patent and Trademark Office. This product incorporates SuperFlash® technology licensed from SST. All other product or service names are the property of their respective owners. © Motorola, Inc. 2003

DSP56858PB/D REV 5 chip selects) – Chip Select Logic for glueless interface to ROM and SRAM

• Off-Chip Memory Expansion (EMI)

- Access up to 4 MB program or

up to 16 MB data memory (using

- Four internal data buses and one external data bus
  Instruction set supports both DSP and
- controller functionsFour hardware interrupt levels
- Five software interrupt levels
- Controller-style addressing modes and instructions for compact code
- Efficient C compiler and local variable support
- Software subroutine and interrupt stack with depth limited only by memory
- JTAG/Enhanced OnCE debug programming interface